This bank of registers configures the high threshold for the digital window comparator. For 16-bit ADC data output, the comparator thresholds are 16-bits wide and are spread over two 8-bit registers. Use the registers listed in Table 7-40 to configure the high threshold for the individual analog input channels.
Table 7-40 HI_TRIG_AINx[15:0] Register
Address Map(1)
ANALOG INPUT |
REGISTER ADDRESS FOR HI_TRIG_AINx[15:8] |
REGISTER ADDRESS FOR HI_TRIG_AINx[7:0] |
AIN7 |
031h |
030h |
AIN6 |
035h |
034h |
AIN5 |
039h |
038h |
AIN4 |
03Dh |
03Ch |
AIN3 |
041h |
040h |
AIN2 |
045h |
044h |
AIN1 |
049h |
048h |
AIN0 |
04Dh |
04Ch |
(1) AINx refers to analog inputs channels AIN0, AIN1, AIN2, AIN3, AIN4, AIN5, AIN6, and AIN7.
Figure 7-29 MSB Byte Register for HI_TRIG_AINx[15:8]7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HI_TRIG[15:8] |
R/W-0000 0000b |
Figure 7-30 LSB Byte Register for HI_TRIG_AINx[7:0]7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HI_TRIG[7:0] |
R/W-0000 0000b |
Table 7-41 HI_TRIG_AINx[15:0] Registers Field DescriptionsBit | Field | Type | Reset | Description |
---|
15:0 | HI_TRIG[15:0] | R/W | 0000 0000 0000 0000b | High threshold for the digital window comparator |