10 Revision History
Changes from Revision C (November 2019) to Revision D (June 2024)
- Deleted Early switching sub-bullet from Multiplexer
bulletGo
- Changed 70MHz to 50MHz in second Enhanced SPI
bulletGo
- Changed Applications sectionGo
- Changed REFIO pin descriptionGo
- Changed fCLK maximum specifications from 70MHz to
50MHz and 68MHz to 50MHz
Go
- Changed tph_CSCK
parameter symbol to
tsu_CSCK
Go
- Changed Timing Diagrams
Go
- Deleted Early Switching for Direct Sensor Interface
sectionGo
- Changed Reference sectionGo
- Deleted Internal Reference, External Reference, and
Reference Buffer sectionsGo
- Deleted Manual Mode With No Channel Switching Timing Diagram
figure and description from Manual Mode sectionGo
- Changed Capture Edge to Launch Edge in SPI
Protocols for Reading From the Device table and changed both timing
diagrams in SPI Protocols With a Single SDO sectionGo
- Changed both timing diagrams in SPI Protocols With Dual SDO
sectionGo
- Changed 1010 01100 to xA5A5 in DATA_VAL bit
description of DATA_CNTL Register
Go
- Added discussion of odd number of 1s to PARITY_EN bit
descriptionGo
- Changed footnote of REFby2_OFST[2:0] Settings
tableGo
- Changed CCS_SEQ_LOOP register address from 8Bh to
8Ah
Go
- Changed input signal frequency from 100kSPS to 100kHz in Design
Parameters tableGo
- Deleted second bullet from Detailed Design Procedure section
in 1MSPS DAQ Circuit With Lowest Distortion and Noise Performance typical
applicationGo
Changes from Revision B (December 2018) to Revision C (November 2019)
- Changed document title from ADS816x 8-Channel, 16-Bit, 1-MSPS,
SAR ADC With Easy-to-Drive Analog Inputs to ADS816x 8-Channel,
16-Bit, 1-MSPS, SAR ADC With Direct Sensor Interface
Go
- Changed Low-leakage multiplexer with sequencer to
Multiplexer with channel sequencer in Features
sectionGo
- Changed Wide input range to Wide operating range in
Features section, changed and added sub-bullets to this Features
bullet Go
- Deleted hysteresis from alarm threshold discussion in Description section Go
- Changed title of ADS816x Block Diagram
figureGo
- Changed AUTO_SEQ_CFG1 = 0x84 to AUTO_SEQ_CFG1 = 0x44
in Auto Sequence Mode sectionGo
- Changed default settings from 1 to 0xFF in Channel Sample
Count column of Custom Channel Sequencing Configuration Space
tableGo
- Changed reset value from R/W-0000 0001b to R/W-1111
1111b in REPEAT_INDEX_m Registers sectionGo
- Changed description of registers 78h, 7Ah, 7Ch, and 7Eh in Digital Window Comparator Configuration Registers Mapping table Go
- Changed ALERT_LO_STATUS Register section and name Go
- Changed ALERT_STATUS Register section and
nameGo
- Condensed register description to cover all bits for
simplicityGo
- Changed CURR_ALERT_LO_STATUS Register section and name Go
- Changed CURR_ALERT_STATUS Register section and
nameGo