SBAS905C November 2019 – July 2020 ADS8686S
PRODUCTION DATA
In hardware mode, set both the BURST and SEQEN pins to logic high to enable burst sequencer mode. The device latches these inputs when the RESET signal transitions from logic low to high after a full reset event. To exit the burst mode of operation, a full reset is needed.
When the burst sequencer is enabled, the logic levels of the CHSEL[2:0] pins determine the channels selected for the conversion in the burst sequence. The CHSEL[2:0] pins at the time that RESET is released determines the initial settings for the channels to convert in the burst sequence. To reconfigure the channels selected for conversion after a reset, set the CHSEL[2:0] pins to the required setting for the duration of the next BUSY pulse. Figure 7-18 shows a timing diagram of this mode.