The ADC has the option of a low-power
standby mode when conversions are stopped. The standby mode
function is engaged automatically when enabled by the STBY_MODE
bit of the
CONFIG2 register. During standby, sampling
of the signal and reference voltages are stopped. When
conversions are restarted, sampling of the signal and reference
voltages resume. When standby mode is exited, the latency time
for the first conversion increases 24 f
CLK cycles.