SBAU251B July 2017 – February 2023 ADS8331 , ADS8332
The ADS8332EVMV2-PDK communicates with the PHI controller through SPI connections. The PHI controller is configured to operate at a 3.3-V logic level and is directly connected to the digital I/O lines of the ADC.
Socket strip connector J2 provides the digital I/O connections between the ADS8332EVMV2 board and the PHI controller.
Table 3-1 summarizes the pin-outs for connector J2.
Pin Number | Signal | Description |
---|---|---|
J2.1 | EVM_REG_5V5 | 5.5-V power supply from the PHI to the ADS8332EVMV2 |
J2.3 | GND | Ground connection |
J2.18 | SDI | Serial data input connection |
J2.20 | CONVST | Active high logic input to control start of conversion |
J2.22 | CS | Chip select, active low |
J2.24 | SCLK | Clock input for serial interface |
J2.50 | DVDD | 3.3-V digital supply from the PHI controller board |
J2.56 | EVM_ID_SDA | Serial data for the EEPROM (U10) |
J2.58 | EVM_ID_SCL | Serial clock for the EEPROM (U10) |
J2.59 | EVM_ID_PWR | Power supply used only to power the EEPROM (U10) on the EVM board |
J2.60 | GND | Ground connection |