SBAU392A July 2022 – January 2023 AFE7950 , TRF1208
This section guides the user through the sequence of steps to automatically bring up the TRF1208-AFE7950-EVM through the automation python routine. The example used in this section will be the default TRF1208-AFE7950-EVM Mode 1. Table 4-1 lists the default Mode 1 configuration overview.
Mode | Default Programming |
---|---|
TX (transmitter) | 4 TXDACs are enabled, DSA = 0, LMFSHd_2TX = 44210, 6 × interpolation, 491.52-MSPS data rate |
RX (receiver) | 4 RXADCs are enabled, DSA = 0, LMFSHd_2RX = 24410, 12 × decimation, 245.76-MSPS data rate |
FBRX (feedback receiver) | 2 FBADCs are enabled, DSA = 0, LMFSHd_1FB = 22210, 6 × decimation, 491.52-MSPS data rate |
SerDes | 8 lanes running at 9830.4 Mbps |
Data Converter Clock Rates | FRXADC = 2949.12 MSPS, FFBADC = 2949.12 MSPS, FTXDAC = 8847.36 MSPS |
Status | RX AGC is disabled, RX, TX DSA step impairments is uncorrected, DAC in interleaved mode |
Table 4-2, Table 4-3, and Table 4-4 list the TSW14J5x INI files used to evaluate the RXADC, FBADC, and the TXDAC portion of the AFE79xx. The tables also list the associated channel mapping with respect to the TRF1208-AFE7950-EVM.
ADC Channel Number in HSDC PRO ADC Panel(1) | TRF1208-AFE7950-EVM Connector | Associated AFE79xx Input |
---|---|---|
1,2 | J3, RXA_IN | 1RX |
3,4 | J1, RXB_IN | 2RX |
5,6 | J4, RXC_IN | 3RX |
7,8 | J2, RXD_IN | 4RX |
ADC Channel Number in HSDC PRO ADC Panel(1) | TRF1208-AFE7950-EVM Connector | Associated AFE79xx Input |
---|---|---|
1,2 | J6, FB1_IN | 1FB |
3,4 | J5 and J11, FB2_IN | 2FB |
DAC Channel Number in HSDC PRO DAC Panel(1) | AFE79xx EVM Connector | Associated AFE79xx Input |
---|---|---|
1,2 | J10, TXA_OUT | 1TX |
3,4 | J7, TXB_OUT | 2TX |
5,6 | J9, TXC_OUT | 3TX |
7,8 | J8, TXD_OUT | 4TX |