SBOSAJ3 June   2024 TLV9104-Q1

PRODMIX  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information for Quad Channel
    5. 5.5 Electrical Characteristics
    6. 5.6 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 EMI Rejection
      2. 6.3.2 Phase Reversal Protection
      3. 6.3.3 Thermal Protection
      4. 6.3.4 Capacitive Load and Stability
      5. 6.3.5 Common-Mode Voltage Range
      6. 6.3.6 Electrical Overstress
      7. 6.3.7 Overload Recovery
      8. 6.3.8 Typical Specifications and Distributions
    4. 6.4 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Applications
      1. 7.2.1 Low-Side Current Measurement
        1. 7.2.1.1 Design Requirements
        2. 7.2.1.2 Detailed Design Procedure
        3. 7.2.1.3 Application Curve
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Development Support
        1. 8.1.1.1 TINA-TI (Free Software Download)
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 Receiving Notification of Documentation Updates
    4. 8.4 Support Resources
    5. 8.5 Trademarks
    6. 8.6 Electrostatic Discharge Caution
    7. 8.7 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Pin Configuration and Functions

TLV9104-Q1 TLV9101-Q1(1) DBV Package5-Pin
                            SOT-23Top ViewFigure 4-1 TLV9101-Q1(1) DBV Package
5-Pin SOT-23
Top View
TLV9104-Q1 TLV9101-Q1(1) DCK Package5-Pin
                            SC70Top
                            ViewFigure 4-2 TLV9101-Q1(1) DCK Package
5-Pin SC70
Top View
Table 4-1 Pin Functions: TLV9101-Q1
PIN I/O DESCRIPTION
NAME DBV DCK and DRL
+IN 3 1 I Noninverting input
–IN 4 3 I Inverting input
OUT 1 4 O Output
V+ 5 5 Positive (highest) power supply
V– 2 2 Negative (lowest) power supply
  1. This package is preview only.
TLV9104-Q1 TLV9102-Q1(1) D and DGK Package8-Pin SOIC and
                            VSSOPTop
                            ViewFigure 4-3 TLV9102-Q1(1) D and DGK Package
8-Pin SOIC and VSSOP
Top View
Table 4-2 Pin Functions: TLV9102-Q1
PIN I/O DESCRIPTION
NAME NO.
IN1+ 3 I Noninverting input, channel 1
IN1– 2 I Inverting input, channel 1
IN2+ 5 I Noninverting input, channel 2
IN2– 6 I Inverting input, channel 2
OUT1 1 O Output, channel 1
OUT2 7 O Output, channel 2
V+ 8 Positive (highest) power supply
V– 4 Negative (lowest) power supply
  1. This package is preview only.
TLV9104-Q1 TLV9104-Q1 D(1) and PW Package14-Pin
                                    SOIC(1) and TSSOPTop
                        ViewFigure 4-4 TLV9104-Q1 D(1) and PW Package
14-Pin SOIC(1) and TSSOP
Top View
Table 4-3 Pin Functions: TLV9104-Q1
PIN I/O DESCRIPTION
NAME SOIC and TSSOP
IN1+ 3 I Noninverting input, channel 1
IN1– 2 I Inverting input, channel 1
IN2+ 5 I Noninverting input, channel 2
IN2– 6 I Inverting input, channel 2
IN3+ 10 I Noninverting input, channel 3
IN3– 9 I Inverting input, channel 3
IN4+ 12 I Noninverting input, channel 4
IN4– 13 I Inverting input, channel 4
NC Do not connect
OUT1 1 O Output, channel 1
OUT2 7 O Output, channel 2
OUT3 8 O Output, channel 3
OUT4 14 O Output, channel 4
V+ 4 Positive (highest) power supply
V– 11 Negative (lowest) power supply
  1. This package is preview only.