SCLS740D November   2013  – August 2024 SN74LV1T02

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Related Products
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Operating Characteristics
    8. 6.8 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Clamp Diode Structure
      2. 8.3.2 Balanced CMOS Push-Pull Outputs
      3. 8.3.3 LVxT Enhanced Input Voltage
        1. 8.3.3.1 Down Translation
        2. 8.3.3.2 Up Translation
    4. 8.4 Device Functional Modes
  10. Application and Implementation
    1. 9.1 Power Supply Recommendations
    2. 9.2 Layout
      1. 9.2.1 Layout Guidelines
      2. 9.2.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Receiving Notification of Documentation Updates
    2. 10.2 Support Resources
    3. 10.3 Trademarks
    4. 10.4 Electrostatic Discharge Caution
    5. 10.5 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

Related Products

DEVICEPACKAGEDESCRIPTION
SN74LV1T00DCK, DBV2-Input Positive-NAND Gate
SN74LV1T02DCK, DBV2-Input Positive-NOR Gate
SN74LV1T04DCK, DBVInverter Gate
SN74LV1T08DCK, DBV2-Input Positive-AND Gate
SN74LV1T17DCK, DBVSingle Schmitt-Trigger Buffer Gate
SN74LV1T14DCK, DBVSingle Schmitt-Trigger Inverter Gate
SN74LV1T32DCK, DBV2-Input Positive-OR Gate
SN74LV1T34DCK, DBVSingle Buffer Gate
SN74LV1T86DCK, DBVSingle 2-Input Exclusive-Or Gate
SN74LV1T125DCK, DBVSingle Buffer Gate with 3-state Output
SN74LV1T126DCK, DBVSingle Buffer Gate with 3-state Output
SN74LV4T125RGY, PWQuadruple Bus Buffer Gate With 3-State Outputs