Menu
Product
Email
PDF
Order now
SN74LVC11A Triple 3-Input AND Gates
SCLS993A
February 2024 – May 2024
SN74LVC11A
PRODMIX
CONTENTS
SEARCH
SN74LVC11A Triple 3-Input AND Gates
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Switching Characteristics
5.7
Noise Characteristics
5.8
Typical Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Standard CMOS Inputs
7.3.2
Balanced CMOS Push-Pull Outputs
7.3.3
Clamp Diode Structure
7.4
Device Functional Modes
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.1.1
Power Considerations
8.2.1.2
Input Considerations
8.2.1.3
Output Considerations
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.1.1
Related Documentation
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
IMPORTANT NOTICE
search
No matches found.
Full reading width
Full reading width
Comfortable reading width
Expanded reading width
Card for each section
Card with all content
Data Sheet
SN74LVC11A
Triple 3-Input AND Gates
1
Features
Operating range from 1.1V to 3.6V
5.5V tolerant input pins
Supports standard pinouts
Latch-up performance exceeds 250mA
per JESD 17
ESD protection exceeds JESD 22
2000V Human-Body Model (A114-A)
1000V Charged-Device Model (C101)
2
Applications
Combining power good signals
Enable digital signals