SCPS301 September   2024 TPLD801-Q1

ADVANCE INFORMATION  

  1.   1
  2. 1Features
  3. 2Applications
  4. 3Description
  5. 4Pin Configuration and Functions
  6. 5Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Supply Current Characteristics
    7. 5.7 Switching Characteristics
  7. 6Parameter Measurement Information
  8. 7Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 I/O Pins
      2. 7.3.2 Connection Mux
      3. 7.3.3 Configurable Use Logic Blocks
        1. 7.3.3.1 2-Bit LUT macro-cell
        2. 7.3.3.2 3-Bit LUT macro-cell
        3. 7.3.3.3 2-Bit LUT or D Flip-Flop/Latch macro-cell
        4. 7.3.3.4 3-Bit LUT or D Flip-Flop/Latch with Set/Reset macro-cell
        5. 7.3.3.5 3-Bit LUT or Pipe Delay macro-cell
        6. 7.3.3.6 4-Bit LUT or 8-Bit Counter/Delay macro-cell
      4. 7.3.4 8-Bit Counters and Delay Generators (CNT/DLY)
        1. 7.3.4.1 Delay Mode
        2. 7.3.4.2 Reset Counter Mode
      5. 7.3.5 Programmable Deglitch Filter or Edge Detector Macro-cell
      6. 7.3.6 Selectable Frequency Oscillator
    4. 7.4 Device Functional Modes
      1. 7.4.1 Power-On Reset
    5. 7.5 Programming
      1. 7.5.1 One-Time Programmable Memory (OTP)
  9. 8Revision History
  10. 9Mechanical, Packaging, and Orderable Information
    1. 9.1 Packaging Option Addendum
    2. 9.2 Tape and Reel Information
    3. 9.3 Mechanical Data

Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1MHz, ZO = 50Ω, tt < 2.5 ns.

For clock inputs, fmax is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.

TPLD801-Q1 Load Circuit for 3-State
                        Outputs
(1) CL includes probe and test-fixture capacitance.
Figure 6-1 Load Circuit for 3-State Outputs
TPLD801-Q1 Load Circuit for Push-Pull
                        Outputs
(1) CL includes probe and test-fixture capacitance.
Figure 6-3 Load Circuit for Push-Pull Outputs
TPLD801-Q1 Voltage Waveforms, Setup
                        and Hold TimesFigure 6-5 Voltage Waveforms, Setup and Hold Times
TPLD801-Q1 Voltage Waveforms
                        Propagation DelaysFigure 6-7 Voltage Waveforms Propagation Delays
TPLD801-Q1 Voltage Waveforms, Input
                        and Output Transition Times
(1) The greater between tr and tf is the same as tt.
Figure 6-9 Voltage Waveforms, Input and Output Transition Times
TPLD801-Q1 Load Circuit for
                        Open-Drain Outputs
(1) CL includes probe and test-fixture capacitance.
Figure 6-2 Load Circuit for Open-Drain Outputs
TPLD801-Q1 Voltage Waveforms, Pulse
                        DurationFigure 6-4 Voltage Waveforms, Pulse Duration
TPLD801-Q1 Voltage Waveforms
                        Propagation Delays
(1) The greater between tPLH and tPHL is the same as tpd.
Figure 6-6 Voltage Waveforms Propagation Delays
TPLD801-Q1 Voltage Waveforms
                        Propagation Delays
(1) The greater between tPLZ and tPZL is the same as tpd.
Figure 6-8 Voltage Waveforms Propagation Delays