SFFS022 December 2022 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
A software test for detecting basic functionality as well as errors for reset sources and reset logic can be implemented . Each of the reset sources (including peripheral reset, DEV_CFG_REGs, SOFTPRESx) except PORn can be generated internally and the basic reset functionality can be checked by ensuring the correct setting of reset cause register and making sure only the intended logic is reset. Also, now we can use the SIMRESET configuration for sysrsn or xrsn assertion through software write, needed for this SM. Additionally, secondary CPU (CM/CPU2) reset is also controlled via primary (CPU1) through configuration writes enabling the software test of these resets.