SFFS757 February 2024 DLP4620S-Q1 , DLPC231S-Q1
In order to integrate and evaluate this chipset into an ISO26262 certified system, TI recommends validating BIST functionality in-system. Recommended methods for testing each BIST are listed in Table 5-4. For cases that require batch command sets or special software builds to induce failures, please contact TI.
BIST | Method to Induce Failure | Related HOST SPI Command |
---|---|---|
DLPC231S-Q1 Host Command CRC | Send SPI command to DLPC231S-Q1 with incorrect CRC | 51h |
Video Source Loss Detection | Remove video source | N/A |
Video Tell-Tale Checksum | Use one of the following methods:
|
2Bh / 2Ch |
Video Frame Counter Checksum | Use one of the following methods:
|
2Bh / 2Ch |
Average Picture Level |
|
2Fh / 30h |
Loss of Dimming Command | Enable test then do not send any dimming commands | 33h / 34h |
Photo Feedback Monitor | Disconnect photo-diode on system | N/A |
DLPC231S-Q1 Processor Memory ECC | This failure can only be induced by TI. Please contact TI for more information. | N/A |
Flash Table Transport CRC | Software build required to induce failure. Please contact TI | N/A |
Frame Buffer Swap Watchdog | Batch command set required to induce failure. Please contact TI | N/A |
Sequencer Instruction Read Watchdog | Batch command set required to induce failure. Please contact TI | N/A |
DMD Reset Instruction Watchdog | Batch command set required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 System Voltage Monitor | Build and program flash with modified
VMAIN threshold OR Adjust VMAIN with hardware until error is detected |
N/A |
DLPC231S-Q1 DMD Voltage Monitor | Software build required to induce failure. Please contact TI | N/A |
DMD Clock Monitor | No method for inducing this error. TI performed validation on this test | |
DMD High Speed Interface Training | Build and program flash image with incorrect pin mapping. Set system to display mode. | N/A |
DMD Low Speed Interface Test | Software build required to induce failure. Please contact TI | N/A |
TPS99000S-Q1 DLPC231S-Q1 Processor Watchdog (WD1) | Batch command set required to induce failure. Please contact TI | N/A |
TPS99000S-Q1 DLPC231S-Q1 Sequencer Watchdog (WD2) | Batch command set required to induce failure. Please contact TI | N/A |
TPS99000S-Q1 Clock Ratio Monitor | Software build required to induce failure. Please contact TI | N/A |
TPS99000S-Q1 Register checksum | Batch command set required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 Front-End Functional Test | Software build required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 Back-End Functional Test | Software build required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 Memory BISTs | Software build required to induce failure. Please contact TI | N/A |
TPS99000S-Q1 Signal Interface | Disconnect DLPC231S-Q1 to TPS99000S-Q1 SPI or LED Select Interface | N/A |
DMD Memory Test | No method for inducing this error. TI performed validation on this test | N/A |
Flash Data Verification | Software build required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 Boot ROM CRC | Software build required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 Flash Table CRC | Software build required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 Main App CRC | Software build required to induce failure. Please contact TI | N/A |
DLPC231S-Q1 to TPS99000S-Q1 SPI Byte-Wise Parity | No method for inducing persistent parity error. TI performed software verification on this test | N/A |
DLPC231S-Q1 to TPS99000S-Q1 ADC Interface SPI Parity | No method for inducing persistent parity error. TI performed software verification on this test | N/A |
TPS99000S-Q1 password protected register space | No method for inducing this error | N/A |
DAC to ADC loopback test | Disconnect DLPC231S-Q1 to TPS99000S-Q1 SPI | N/A |