SFFS779 December 2024 TMS320F28P550SJ
Selected on-chip SRAMs support a parity diagnostic with separate parity bits for data and address. For the specific address ranges that support parity, refer to the device-specific data sheet. In the parity scheme, a 3-bit code word is used to store the parity data; calculated independently for each 16 bit of data and for address. The parity generation and check logic for the SRAM is located in the SRAM wrapper. The parity is checked directly at the memory output and data is sent to the CPU after the data integrity check. The data and address interconnect, from SRAM to the CPU, is not protected using parity. SRAM parity errors trigger an NMI and the ERRORSTS is asserted. The parity logic for the SRAM is enabled at reset. For more information regarding memories supporting parity, refer to the device-specific data sheet.