SFFS779 December 2024 TMS320F28P550SJ
The FSI module supports detection of frame watchdog timeout events. This event indicates that the frame watchdog timer has timed out. The conditions of this timeout are set using the RX_FRAME_WD_CTRL register. As soon as the start of frame phase is detected, the frame watchdog counter starts counting from 0. The end-of-frame phase must complete by the time the watchdog counter reaches the reference value. If this does not happen, the watchdog times out and this event is generated. If this event occurs, the receiver must undergo a soft reset and subsequent resynchronization to properly operate. When this condition occurs, a flag is set and an interrupt is generated if enabled.