Main control FSM includes a hamming distance
of 2 to prevent any single bit flip from causing the state
machine to transition into another valid state. The FSM defaults
to IDLE/INIT state in case of any single bit flip. Since the
PLLEN and other control bits from the SYSCTRL remain valid, the
FSM (is expected to) relocks and continues. No error is
generated for the bit fail scenario.