SLAS731D December 2011 – September 2018 MSP430F6720 , MSP430F6721 , MSP430F6723 , MSP430F6724 , MSP430F6725 , MSP430F6726 , MSP430F6730 , MSP430F6731 , MSP430F6733 , MSP430F6734 , MSP430F6735 , MSP430F6736
PRODUCTION DATA.
The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see Table 6-3). The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.
INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY |
---|---|---|---|---|
System Reset
Power up External reset Watchdog time-out, key violation Flash memory key violation |
WDTIFG, KEYV (SYSRSTIV)(1)(2) | Reset | 0FFFEh | 63, highest |
System NMI
PMM Vacant memory access JTAG mailbox |
SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG, VLRLIFG, VLRHIFG, VMAIFG, JMBNIFG, JMBOUTIFG (SYSSNIV) (1)(3) | (Non)maskable | 0FFFCh | 62 |
User NMI
NMI Oscillator fault Flash memory access violation Supply switch |
NMIIFG, OFIFG, ACCVIFG, AUXSWNMIFG (SYSUNIV)(1)(3) | (Non)maskable | 0FFFAh | 61 |
Watchdog Timer_A interval timer mode | WDTIFG | Maskable | 0FFF8h | 60 |
eUSCI_A0 receive or transmit | UCA0RXIFG, UCA0TXIFG (UCA0IV)(1)(4) | Maskable | 0FFF6h | 59 |
eUSCI_B0 receive or transmit | UCB0RXIFG, UCB0TXIFG (UCB0IV)(1)(4) | Maskable | 0FFF4h | 58 |
ADC10_A | ADC10IFG0, ADC10INIFG, ADC10LOIFG, ADC10HIIFG, ADC10TOVIFG, ADC10OVIFG (ADC10IV)(1)(4) | Maskable | 0FFF2h | 57 |
SD24_B | SD24_B Interrupt Flags (SD24IV)(1)(4) | Maskable | 0FFF0h | 56 |
Timer TA0 | TA0CCR0 CCIFG0(4) | Maskable | 0FFEEh | 55 |
Timer TA0 | TA0CCR1 CCIFG1, TA0CCR2 CCIFG2,
TA0IFG (TA0IV)(1)(4) |
Maskable | 0FFECh | 54 |
eUSCI_A1 receive or transmit | UCA1RXIFG, UCA1TXIFG (UCA1IV)(1)(4) | Maskable | 0FFEAh | 53 |
eUSCI_A2 receive or transmit | UCA2RXIFG, UCA2TXIFG (UCA2IV)(1)(4) | Maskable | 0FFE8h | 52 |
Auxiliary supplies | Auxiliary Supplies Interrupt Flags (AUXIV)(1)(4) | Maskable | 0FFE6h | 51 |
DMA | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV)(1)(4) | Maskable | 0FFE4h | 50 |
Timer TA1 | TA1CCR0 CCIFG0(4) | Maskable | 0FFE2h | 49 |
Timer TA1 | TA1CCR1 CCIFG1,
TA1IFG (TA1IV)(1)(4) |
Maskable | 0FFE0h | 48 |
I/O port P1 | P1IFG.0 to P1IFG.7 (P1IV)(1)(4) | Maskable | 0FFDEh | 47 |
Timer TA2 | TA2CCR0 CCIFG0(4) | Maskable | 0FFDCh | 46 |
Timer TA2 | TA2CCR1 CCIFG1,
TA2IFG (TA2IV)(1)(4) |
Maskable | 0FFDAh | 45 |
I/O port P2 | P2IFG.0 to P2IFG.7 (P2IV)(1)(4) | Maskable | 0FFD8h | 44 |
Timer TA3 | TA3CCR0 CCIFG0(4) | Maskable | 0FFD6h | 43 |
Timer TA3 | TA3CCR1 CCIFG1,
TA3IFG (TA3IV)(1)(4) |
Maskable | 0FFD4h | 42 |
LCD_C | LCD_C Interrupt Flags (LCDCIV)(1)(4) | Maskable | 0FFD2h | 41 |
RTC_C | RTCOFIFG, RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG, RT1PSIFG (RTCIV)(1)(4) | Maskable | 0FFD0h | 40 |
Reserved | Reserved(5) | 0FFCEh | 39 | |
⋮ | ⋮ | |||
0FF80h | 0, lowest |