15 |
RCLK_SYNC_ENA |
RW |
1 |
When asserted the sysref is used to sync the clock
divider in the centralclkdiv. This should be disabled after initial
syncing. |
14 |
FRCLK_DIV_ENA |
RW |
1 |
When asserted the full rate clock divider that
provides the DIV4 phases to the DACs is enabled |
13 |
DACA_FRCLK_ENA |
RW |
1 |
When asserted the full rate clock to the DACA block
is enabled |
12 |
DACB_FRCLK_ENA |
RW |
1 |
When asserted the full rate clock to the DACB block
is enabled |
11 |
DACA_DUMDATA |
RW |
0 |
Enables distortion enhancement for DACA when set
high |
10 |
DACB_DUMDATA |
RW |
0 |
Enables distortion enhancement for DACB when set
high |
9:2 |
Reserved |
RW |
0x000 |
Reserved |
1 |
QRCLOCK_DACA_ENA |
RW |
1 |
Turns on the quarter rate clock for DACA when
'1' |
0 |
QRCLOCK_DACB_ENA |
RW |
1 |
Turns on the quarter rate clock for DACB when
'1' |