SLASEK6 October 2017 MSP432E411Y
PRODUCTION DATA.
NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
R1 | tDPORDLY | Digital POR to internal reset assertion delay (see Figure 5-7) | 0.44 | 126 | µs | |
R2 | tIRTOUT(1)(2) | Standard internal reset time | 14 | 16 | ms | |
Internal reset time with recovery code repair (program or erase)(3) | 24.4 | 6400(7) | ||||
R3 | tBOR0DLY(1) | BOR0 to internal reset assertion delay (6) (see Figure 5-8) | 0.44 | 125 | µs | |
R4 | tRSTMIN | Minimum RST pulse duration | 0.25(4) or 100(5) | µs | ||
R5 | tIRHWDLY | RST to internal reset assertion delay (see Figure 5-9) | 0.85 | µs | ||
R6 | tIRSWR(1) | Internal reset time-out after software-initiated system reset (see Figure 5-10) | 2.44 | µs | ||
R7 | tIRWDR(1) | Internal reset time-out after watchdog reset (see Figure 5-11) | 2.44 | µs | ||
R8 | tIRMFR(1) | Internal reset time-out after MOSC failure reset (see Figure 5-12) | 2.44 | µs |
The digital power-on reset is released only when the analog power-on reset has deasserted and the Power-OK monitor for each supply indicates that power levels are in operational ranges.