SLASEK6 October 2017 MSP432E411Y
PRODUCTION DATA.
NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
L21 | tCYC | LCDCP cycle time | 16.67 | ns | ||
L22 | tPH | LCDCP pulse width high | 8.33 | ns | ||
L23 | tPL | LCDCP pulse width low | 8.33 | ns | ||
L24 | tDLYVAL | Delay time from LCDCP to LCDDATA[23:0] valid (write) | 2.0 | 7.3 | ns | |
L25 | tDLYINV | Delay time from LCDCP to LCDDATA[23:0] invalid (write) | 2.0 | 7.3 | ns | |
L26 | tDLYHAC | Delay time, LCDCP to LCDAC | 1.9 | 7.0 | ns | |
L27 | tTRANAC | LCDAC transition time | 0.5 | 3.3 | ns | |
L28 | tDLYFP | Delay time from LCDCP high to LCDFP | 1.7 | 6.5 | ns | |
L29 | tTRANFP | LCDFP transition time | 0.5 | 3.3 | ns | |
L30 | tDLYLP | Delay time from LCDCP high to LCDLP | 2.0 | 6.8 | ns | |
L31 | tTRANLP | LCDLP transition time | 0.5 | 3.3 | ns | |
L32 | tTRANCP | LCDCP transition time | 0.5 | 3.3 | ns | |
L33 | tTRANDATA | LCDDATA transition time | 0.5 | 3.3 | ns |
Frame-to-frame timing is derived through the following parameters in the LCD Raster Timing 1 (LCDRASTRTIM1) register:
Line-to-line timing is derived through the following parameters in the LCD Raster Timing 0 (LCDRASTRTIM0) register:
LCDAC timing is derived through the following parameter in the LCD Raster Timing 2 (LCDRASTRTIM2) register:
Figure 5-58 shows the display format produced in raster mode. An entire frame is delivered one line at a time. The first line delivered starts at data pixel (1, 1) and ends at data pixel (P, 1). The last line delivered starts at data pixel (1, L) and ends at data pixel (P, L). The beginning of each new frame is denoted by the activation of I/O signal LCDFP (VSYNC). The beginning of each new line is denoted by the activation of I/O signal LCDLP (HSYNC).