SLASEK6 October 2017 MSP432E411Y
PRODUCTION DATA.
NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
D8 | tPIOSCDS | Time to restore PIOSC as system clock in deep sleep mode | 14 | deep-sleep clock cycles | ||
D9 | tMOSCDS | Time to restore MOSC as system clock in deep sleep mode | 18 | ms | ||
D10 | tPLLDS | Time to restore PLL as system clock in deep sleep mode | 1 cycle of deep sleep clock + 512 cycles of PLL reference clock (1) | clock cycles | ||
D11 | tLDODS | Time to restore LDO to 1.2 V in deep sleep mode | 39 | µs | ||
D12 | tFLASHLPDS | Time to restore flash to active state from low-power state | 96 | µs | ||
D13 | tSRAMLPDS | Time to restore SRAM to active state from low-power state | 15 | µs | ||
D14 | tSRAMSTBYDS | Time to restore SRAM to active state from standby state | 15 | µs |