SLASEQ4A October 2018 – December 2018 DAC43608 , DAC53608
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
A0 | 7 | I | Four-state address input |
AGND | 14 | GND | Ground reference point for all circuitry on the device. |
CLR | 16 | I | Asynchronous clear pin (active low) |
LDAC | 8 | I | Load DAC pin for simultaneous output update (active low) |
SCL | 6 | I | Serial interface clock |
SDA | 5 | I/O | Data is clocked into or out of the input register. This pin is a bidirectional, open drain data line that must be connected to the supply voltage with an external pull-up resistor. |
VDD | 13 | PWR | Analog supply voltage (1.8 V to 5.5 V). |
VOUTA | 1 | O | Analog output voltage from DAC A |
VOUTB | 2 | O | Analog output voltage from DAC B |
VOUTC | 3 | O | Analog output voltage from DAC C |
VOUTD | 4 | O | Analog output voltage from DAC D |
VOUTE | 9 | O | Analog output voltage from DAC E |
VOUTF | 10 | O | Analog output voltage from DAC F |
VOUTG | 11 | O | Analog output voltage from DAC G |
VOUTH | 12 | O | Analog output voltage from DAC H |
VREFIN | 15 | I/O | Reference input to the device |