all input signals are timed from VIL to 70% of VDD. 1.8 V ≤ VDD ≤ 5.5 V and –40°C ≤ TA ≤ +125°C (unless otherwise noted)
|
MIN |
NOM |
MAX |
UNIT |
tGPIDELAY |
GPI edge to start of operation delay, 1.7 V ≤ VDD ≤ 5.5 V(1) |
|
2 |
|
µs |
(1) The maximum value specified for tGPIDELAY in the timing table is in addition to 2x SLEW_RATE for margin-high, low and function generation operations. The maximum value for the total delay is (2xSLEW_RATE + tGPIDELAY).