SLASF31A December 2023 – October 2024 TAD5242
PRODUCTION DATA
The power supply sequence between the IOVDD and AVDD rails can be applied in any order. MD0 pin should be provided along with the power supplies and should be stable as soon as the supplies are settled to the recommended operating voltage levels. Only initiate the clocks to initialize the device after all the other Mode pins (MD1 to MD6) are also stable.
For the supply power-up requirement, t1, t2 and t3 must be at least 2ms to allow the device to initialize the internal registers. See the Section 6.3.1 section for details on how the device operates in various modes after the device power supplies are settled to the recommended operating voltage levels. For the supply power-down requirement, t4, t5 and t6 must be at least 10ms. This timing (as shown in the Figure 7-4) allows the device to ramp down the volume on the playback data, power down the analog and digital blocks, and put the device into a low power mode.
Make sure that the supply ramp rate is slower than 0.1V/µs and that the wait time between a power-down and a power-up event is at least 100ms.
The TAD5242 supports a single AVDD supply operation by integrating an on-chip digital regulator, DREG and integrated internal analog regulator.