SLAU472C February 2013 – November 2023 TAS2505 , TAS2505-Q1
Figure 4-1 shows a timing diagram for the case where all supplies are provided separately. If the depicted sequence should be used.
SPKVDD should be provided first. Next, IOVDD should be provided, and DVDD can be provided at the same time as IOVDD. Since, by default, the PLL and HP Level Shifters which work from the DVDD rail to the AVDD rail is powered down so that even if rising up AVDD is delayed from rising up DVDD, the shifters can help the leakage currents from DVDD to AVDD. After RST is released (or a software reset is performed), no register writes should be performed within 1 ms.
Parameter | Minimum | Typical | Maximum | Comments |
---|---|---|---|---|
tS-I | 0 | Time between SPKVDD is provided and IOVDD is provided. | ||
tI-D | 0 | Time between IOVDD is provided and DVDD is provided. | ||
tD-A | 0 | Time between DVDD is provided and AVDD is provided. | ||
tD-R | 10 ns | Time between DVDD (and IOVDD) is provided and reset can be released. | ||
tR-P | 1 ms | Time between release of the reset and when registers can be written (that is, Powered up PLL and HP Level Shifters). |