SLAU846B June 2023 – November 2024 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G1519 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1 , MSPM0G3519
The debug access ports in the DEBUGSS are given in Table 31-1.
APSEL | AP | Port Description | Purpose |
---|---|---|---|
0x0 | AHB-AP | MCPUSS debug access port | Debug of the processor and peripherals |
0x1 | CFG-AP | Configuration access port | Access device type information |
0x2 | SEC-AP | Security access port | Access the debug mailbox (DSSM) |
0x3 | ET-AP | EnergyTrace™ technology access port | Read the power state data from EnergyTrace technology for power aware debug |
0x4 | PWR-AP | Power access port | Configure the device power states (interfaces with PMCU/SYSCTL) |
The AHB-AP, PWR-AP, and ET-AP provide the complete device debug functionality (processor debug, peripheral and memory bus access, power state control, and processor state). See Section 31.2.1 for more information.
The CFG-AP provides device information to the debug probe so that the debug probe can identify device characteristics, including the device part number and the device revision.
The SEC-AP provides access to the mailbox for communicating with software running on the device through SWD. See Section 31.2.4 for more information.