SLAU846B June 2023 – November 2024 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G1519 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1 , MSPM0G3519
The best CPU compute performance is obtained by using the SYSPLL to generate an 80MHz clock from either the SYSOSC reference or HFXT. To configure the SYSPLL to generate an 80MHz output sourcing MCLK, see the SYSPLL configuration section.
Running MCLK at 80MHz also provides the best possible timer resolution for TIMA and TIMG peripherals in the PD1 domain (12.5ns).