SLAU846B June 2023 – November 2024 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G1519 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1 , MSPM0G3519
The LFSS scratchpad memory is a 16- to 256-byte register based memory that retains data similar to a nonvolatile memory as long as VBAT is supplied. This means the scratchpad memory retains data when the main VDD supply is lost or during the SHUTDOWN mode. However, the memory content is not retained when the VBAT domain is lost. The memory is organized in 4 to 64 words of 32-bit size. Each byte is single addressable for read and write.
To protect the memory against unwanted (accidental software initiated) writes, an LFSS memory write enable register is implemented. Each bit in the write enable register corresponds to the byte location in the scratchpad memory.
In the event of a tamper detect (time stamp event), the scratchpad memory erases memory locations that are enabled for erase. The indication is done by an LFSS memory tamper erase enable register. Each bit in the register corresponds to one-byte location in the scratchpad memory.
Figure 9-2 shows the memory.