The STOP mode provides considerable flexibility for tailoring the device to an application's specific power and performance requirements. There are several options available for reducing power
consumption in STOP mode:
- By
default, SYSOSC runs in STOP mode at 24MHz (base
frequency) with a divide-by-6 to meet the 4MHz max
frequency limit in STOP mode.
- If a 32kHz clock is sufficient to run the needed peripherals, it is possible to run in STOP mode with MCLK sourced from LFCLK at 32kHz. SYSOSC can be disabled to conserve power. To
disable SYSOSC in STOP mode and run from LFCLK (STOP2), see disabling SYSOSC and operating
mode selection.