SLAU893B October 2023 – July 2024 MSPM0C1103 , MSPM0C1103-Q1 , MSPM0C1104 , MSPM0C1104-Q1
The ADC core converts an analog input to its digital representation. The core uses two voltage levels (VR+ and VR-) to define the upper and lower limits of the conversion. The digital output (NADC) is full scale when the input signal is equal to or higher than VR+, and is zero when the input signal is equal to or lower than VR-. The input channel and the positive reference voltage level (VR+) are defined in the conversion-control memory.
Equation 7 below shows the conversion formula for the ADC result, NADC, for n-bit resolution mode.
Given that VR- is 0V in this ADC, the equation for NADC becomes:
Equation 9 below describes the input voltage at which the ADC output saturates: