SLAZ180P October 2012 – May 2021 MSP430F247
BCL Module
Functional
Unpredictable device behavior if XT2 is sourcing SMCLK or MCLK while operating in LPM3
If the MCLK or SMCLK is sourced by the XT2 oscillator, when the device wakes up from LPM3 or the SMCLK is requested by the USCI module an unpredictable glitch might appear. The glitch might appear on the corresponding clock signal with the 1st rising edge of the ACLK after wake-up. This can lead to a frequency violation.
In case of MCLK it can cause the device to hang up or execute code incorrectly.
In case of SMCLK any corresponding module using the clock can behave unpredictably.
Do not use XT2 clock for MCLK/SMCLK when using LPM3