SLLA518 November 2020 SN6505A-Q1 , SN6505B-Q1 , SN6505D-Q1
Figure 4-1 shows the SN6505x-Q1 pin diagram for the SOT-23 (6) package. For a detailed description of the device pins please refer to the Pin Configuration and Functions section in the SN6505x-Q1 data sheet.
Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|
D1 | 1 | D1 pin stuck low creates short circuit path between Vcc and ground through transformer winding, causing high current to flow and possible damage to transformer. Output voltage out of designed spec. | A |
VCC | 2 | No power to the device. No isolated output voltage. | B |
D2 | 3 | D2 pin stuck low creates short circuit path between Vcc and ground through transformer winding, causing high current to flow and possible damage to transformer. Output voltage out of designed spec. | A |
GND | 4 | Device continues to function as expected. Normal operation. | D |
EN | 5 | Disables the device. No isolated output supply generated. | B |
CLK | 6 | With CLK stuck low, external clock synchronization functionality is disabled. | B |
Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|
D1 | 1 | With D1 open, one primary transformer winding does not store energy. Isolated output supply out of intended set-point. | B |
VCC | 2 | No power to device, so no switching action of D1/D2. Isolated output voltage does not build up. | B |
D2 | 3 | With D2 open, one primary transformer winding does not store energy. Isolated output supply out of intended set-point. | B |
GND | 4 | No power to device, so no switching action of D1/D2. Isolated output voltage does not build up. | B |
EN | 5 | Disables the device. No isolated output supply generated. | B |
CLK | 6 | With CLK pin open, external clock synchronization functionality is lost. | B |
Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|---|
D1 | 1 | VCC | D1 stuck high. Makes potential difference between one transformer winding zero. When D1 FET switches on, high current flows from supply to ground. Isolated output supply out of intended set-point. | A |
VCC | 2 | D2 | D2 stuck high. Makes potential difference between one transformer winding zero. When D2 FET switches on, high current flows from supply to ground. Isolated output supply out of intended set-point. | A |
D2 | 3 | GND | Not considered. Corner pin. | D |
GND | 4 | EN | EN stuck low. Disables the device. No isolated output supply generated. | B |
EN | 5 | CLK | If EN is tied high on PCB, external clock synchronization functionality is lost. | B |
CLK | 6 | D1 | Not considered. Corner pin. | D |
Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|
D1 | 1 | D1 stuck high. Makes potential difference between one transformer winding zero. When D1 FET switches on, high current flows from supply to ground. Isolated output supply out of intended set-point. | A |
VCC | 2 | No effect. Normal operation. | D |
D2 | 3 | D2 stuck high. Makes potential difference between one transformer winding zero. When D2 FET switches on, high current flows from supply to ground. Isolated output supply out of intended set-point. | A |
GND | 4 | No power to device, so no switching action of D1/D2. Isolated output voltage does not build up. | B |
EN | 5 | With EN stuck high, functionality to disable the device lost. | B |
CLK | 6 | With CLK stuck high, functionality to synchronize with external clock lost. | B |