SLLS902A February   2010  – March 2024 SN65MLVD040

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  Reccommended Operationg Conditions
    3. 5.3  Thermal Characteristics
    4. 5.4  Package Dissipation Ratings
    5. 5.5  Device Electrical Characteristics
    6. 5.6  Driver Electrical Characteristics
    7. 5.7  Reciver Electrical Charecteristics
    8. 5.8  Bus Input and Output Electrical Characteristics
    9. 5.9  Driver Switching Characterisitics
    10. 5.10 Reciever Switching Charecteristics
    11. 5.11 Typical Characteristics
  7. Paramater Measurement Information
    1. 6.1 Equivalent Input and Output Schematic Diagrams
  8. Application and Implementation
    1. 7.1 Application Information
      1. 7.1.1 Source Synchronous System Clock (SSSC)
        1. 7.1.1.1 Live Insertion/Glitch-Free Power Up/Down
  9. Device and Documentation Support
    1. 8.1 Documentation Support
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Reciever Switching Charecteristics

over recommended operating conditions unless otherwise noted
PARAMETER TEST CONDITIONS MIN TYP(1) MAX UNIT
tpLH Propagation delay time, low-to-high-level output CL = 15 pF, See Figure 6-10 2.5 4.5 6 ns
tpHL Propagation delay time, high-to-low-level output 2.5 4.5 6 ns
tr Output signal rise time 1.4 2.35 ns
tf Output signal fall time 1.4 2.35 ns
tsk(o) Output skew 350 ps
tsk(p) Pulse skew (|tPHL – tPLH|) Type 1 35 210 ps
Type 2 150 470
tsk(pp) Part-to-part skew(2) 800 ps
tjit(per) Period jitter, rms (1 standard deviation)(3) All channels switching, 125 MHz clock input(4), See Figure 6-12 6 ps
tjit(c-c) Cycle-to-cycle jitter, rms(3) 13 ps
tjit(det) Deterministic jitter(3) Type 1 All channels switching, 250 Mbps 215–1 PRBS input(4),See Figure 6-12 800 ps
Type 2 945 ps
tjit(r) Random jitter (3) Type 1 9 ps
Type 2 8 ps
tPZH Enable time, high-impedance-to-high-level output CL = 15 pF, See Figure 6-11 15 ns
tPZL Enable time, high-impedance-to-low-level output 15 ns
tPHZ Disable time, high-level-to-high-impedance output 10 ns
tPLZ Disable time, low-level-to-high-impedance output 10 ns
All typical values are at 25°C and with a 3.3-V supply voltage.
tsk(pp) is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.
Jitter is ensured by design and characterization. Stimulus jitter has been subtracted from the numbers.
tr = tf = 0.5 ns (10% to 90%)