SLLSEZ5D January 2018 – June 2022 TCAN4550-Q1
PRODUCTION DATA
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RSVD | |||||||
R | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RSVD | |||||||
R | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RSVD | |||||||
R | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Timestamp Prescaler | |||||||
R/W |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31:24 | RSVD | R | 8’h00 | Reserved |
23:16 | RSVD | R | 8’h00 | Reserved |
15:8 | RSVD | R | 8’h00 | Reserved |
7:0 | Timestamp Prescaler | R/W | 8'h02 | Writing to this register resets the internal timestamp counter to 0 and will set the internal CAN clock divider used for MCAN Timestamp generation to (Timestamp Prescaler x 8) |