SLOS782C July 2013 – May 2017 TAS5760L
PRODUCTION DATA.
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | 4000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | 1500 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
TA | Ambient Operating Temperature | –25 | 85 | °C | |
AVDD | AVDD Supply | 4.5 | 16.5 | V | |
PVDD | PVDD Supply | 4.5 | 16.5 | V | |
DVDD | DVDD Supply | 2.8 | 3.63 | V | |
VIH(DR) | Input Logic HIGH for DVDD Referenced Digital Inputs | DVDD | V | ||
VIL(DR) | Input Logic LOW for DVDD Referenced Digital Inputs | 0 | V | ||
RSPK (BTL) | Minimum Speaker Load in BTL Mode | 4 | Ω | ||
RSPK (PBTL) | Minimum Speaker Load in PBTL Mode | 2 | Ω |
THERMAL METRIC(1) | TAS5760L | UNIT | ||||
---|---|---|---|---|---|---|
DCA [HTSSOP] | DCA [HTSSOP] | DAP [HTSSOP] | DAP [HTSSOP] | |||
32-PIN(2) | 48-PIN(2) | 32-PIN(3) | 48-PIN(3) | |||
θJA | Junction-to-ambient thermal resistance | 60.3 | 30.2 | 60.3 | 31.9 | °C/W |
θJC(top) | Junction-to-case (top) thermal resistance | 16 | 14.3 | 16 | 16 | °C/W |
θJB | Junction-to-board thermal resistance | 12 | 12.7 | 12 | 17 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.4 | 0.6 | 0.4 | 0.4 | °C/W |
ψJB | Junction-to-board characterization parameter | 11.9 | 12.7 | 11.9 | 16.8 | °C/W |
θJC(bottom) | Junction-to-case (bottom) thermal resistance | 0.8 | 0.7 | 0.8 | 0.81 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DSCLK | Allowable SCLK Duty Cycle | 45% | 50% | 55% | ||
tH_L | Time high and low, SCLK, LRCK, SDIN | 10 | ns | |||
tSU
tHLD |
Setup and Hold time. LRCK, SDIN input to SCLK edge | Input tRISE ≤ 1 ns, input tFALL ≤ 1 ns | 5 | ns | ||
Input tRISE ≤ 4 ns, input tFALL ≤ 4 ns | 8 | |||||
Input tRISE ≤ 8 ns, input tFALL ≤ 8 ns | 12 | |||||
tRISE | Rise-time SCLK, LRCK, SDIN inputs | 8 | ns | |||
tFALL | Fall-time SCLK, LRCK, SDIN inputs | 8 | ns | |||
fS | Supported Input Sample Rates | Sample rates above 48kHz supported by "double speed mode," which is activated through the I²C control port | 32 | 96 | kHz | |
fSCLK | Supported SCLK Frequencies | Values include: 32, 48, 64 | 32 | 64 | fS |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
OVERTHRES(PVDD) | PVDD Overvoltage Error Threshold | PVDD Rising | 18 | V | ||
OVEFTHRES(PVDD) | PVDD Overvoltage Error Threshold | PVDD Falling | 17.3 | V | ||
UVEFTHRES(PVDD) | PVDD Undervoltage Error (UVE) Threshold | PVDD Falling | 3.95 | V | ||
UVERTHRES(PVDD) | PVDD UVE Threshold (PVDD Rising) | PVDD Rising | 4.15 | V | ||
OTETHRES | Overtemperature Error (OTE) Threshold | 150 | °C | |||
OTEHYST | Overtemperature Error (OTE) Hysteresis | 15 | °C | |||
OCETHRES | Overcurrent Error (OCE) Threshold for each BTL Output | PVDD= 15V, TA = 25 °C | 7 | A | ||
DCETHRES | DC Error (DCE) Threshold | PVDD= 12V, TA = 25 °C | 2.6 | V | ||
TSPK_FAULT | Speaker Amplifier Fault Time Out period | DC Detect Error | 650 | ms | ||
OTE or OCP Fault | 1.3 | s |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
AV00 | Speaker Amplifier Gain with SPK_GAIN[1:0] Pins = 00 | Hardware Control Mode (Additional gain settings available in Software Control Mode)(1) | 25.2 | dBV | ||
AV01 | Speaker Amplifier Gain with SPK_GAIN[1:0] Pins = 01 | Hardware Control Mode (Additional gain settings available in Software Control Mode)(1) | 28.6 | dBV | ||
AV10 | Speaker Amplifier Gain with SPK_GAIN[1:0] Pins = 10 | Hardware Control Mode (Additional gain settings available in Software Control Mode)(1) | 31 | dBV | ||
AV11 | Speaker Amplifier Gain with SPK_GAIN[1:0] Pins = 11 | (This setting places the device in Software Control Mode) | (Set via I²C) | |||
|VOS|(SPK_AMP) | Speaker Amplifier DC Offset | BTL, Worst case over voltage, gain settings | 10 | mV | ||
PBTL, Worst case over voltage, gain settings | 15 | mV | ||||
fSPK_AMP(0) | Speaker Amplifier Switching Frequency when PWM_FREQ Pin = 0 | (Hardware Control Mode. Additional switching rates available in Software Control Mode.) | 16 | fS | ||
fSPK_AMP(1) | Speaker Amplifier Switching Frequency when PWM_FREQ Pin = 1 | (Hardware Control Mode. Additional switching rates available in Software Control Mode.) | 8 | fS | ||
RDS(ON) | On Resistance of Output MOSFET (both high-side and low-side) | PVDD = 15 V, TA = 25 °C, Die Only | 120 | mΩ | ||
PVDD= 15V, TA = 25 °C, Includes: Die, Bond Wires, Leadframe | 150 | mΩ | ||||
fC | –3-dB Corner Frequency of High-Pass Filter | fS = 44.1 kHz | 3.7 | Hz | ||
fS = 48 kHz | 4 | |||||
fS = 88.2 kHz | 7.4 | |||||
fS = 96 kHz | 8 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ICN(SPK) | Idle Channel Noise | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, A-Weighted |
- | 66 | - | µVrms |
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, A-Weighted |
- | 75 | - | µVrms | ||
PO(SPK) | Maximum Instantaneous Output Power Per. Ch. | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 4Ω, THD+N = 0.1%, |
- | 14.2 | - | W |
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, THD+N = 0.1% |
- | 8 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 4Ω, THD+N = 0.1%, |
- | 21.9 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, THD+N = 0.1% |
- | 12.5 | - | W | ||
PO(SPK) | Maximum Continuous Output Power Per. Ch.(1) | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 4Ω, THD+N = 0.1%, |
- | 14 | - | W |
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, THD+N = 0.1% |
- | 8 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 4Ω, THD+N = 0.1%, |
- | 13.25 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, THD+N = 0.1% |
- | 12.5 | - | W | ||
SNR(SPK) | Signal to Noise Ratio (Referenced to THD+N = 1%) | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, A-Weighted, -60dBFS Input |
- | 99.7 | - | dB |
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, A-Weighted, -60dBFS Input |
- | 98.2 | - | dB | ||
THD+N(SPK) | Total Harmonic Distortion and Noise | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 4Ω, Po = 1 W |
- | 0.02% | - | |
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, Po = 1 W |
- | 0.03% | - | |||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 4Ω, Po = 1 W |
- | 0.03% | - | |||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, Po = 1 W |
- | 0.03% | - | |||
X-Talk(SPK) | Cross-talk (worst case between LtoR and RtoL coupling) | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, Input Signal 250 mVrms, 1kHz Sine |
- | -92 | - | dB |
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, Input Signal 250 mVrms, 1kHz Sine |
- | -93 | - | dB |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ICN | Idle Channel Noise | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, A-Weighted |
- | 69 | - | µVrms |
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, A-Weighted |
- | 85 | - | µVrms | ||
PO(SPK) | Maximum Instantaneous Output Power | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 2Ω, THD+N = 0.1%, |
- | 28.6 | - | W |
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 4Ω, THD+N = 0.1%, |
- | 15.9 | - | W | ||
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, THD+N = 0.1% |
- | 8.4 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 2Ω, THD+N = 0.1%, |
- | 43.2 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 4Ω, THD+N = 0.1%, |
- | 25 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, THD+N = 0.1% |
- | 13.3 | - | W | ||
PO(SPK) | Maximum Continuous Output Power(1) | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 2Ω, THD+N = 0.1%, |
- | 30 | - | W |
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 4Ω, THD+N = 0.1%, |
- | 15.9 | - | W | ||
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, THD+N = 0.1% |
- | 8.4 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 2Ω, THD+N = 0.1%, |
- | 28.5 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 4Ω, THD+N = 0.1%, |
- | 25 | - | W | ||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, THD+N = 0.1% |
- | 13.3 | - | W | ||
SNR | Signal to Noise Ratio (Referenced to THD+N = 1%) | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, A-Weighted, -60dBFS Input |
- | 100.4 | - | dB |
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, A-Weighted, -60dBFS Input |
- | 99.5 | - | dB | ||
THD+N(SPK) | Total Harmonic Distortion and Noise | PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 2Ω, Po = 1 W |
- | 0.03% | - | |
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 4Ω, Po = 1 W |
- | 0.02% | - | |||
PVDD = 12 V, SPK_GAIN[1:0] Pins = 00, RSPK = 8Ω, Po = 1 W |
- | 0.02% | - | |||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 2Ω, Po = 1 W |
- | 0.03% | - | |||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 4Ω, Po = 1 W |
- | 0.02% | - | |||
PVDD = 15 V, SPK_GAIN[1:0] Pins = 01, RSPK = 8Ω, Po = 1 W |
- | 0.02% | - |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
CL(I²C) | Allowable Load Capacitance for Each I²C Line | 400 | pF | |||
fSCL | Support SCL frequency | No Wait States | 400 | kHz | ||
tbuf | Bus Free time between STOP and START conditions | 1.3 | µS | |||
tf(I²C) | Rise Time, SCL and SDA | 300 | ns | |||
th1(I²C) | Hold Time, SCL to SDA | 0 | ns | |||
th2(I²C) | Hold Time, START condition to SCL | 0.6 | µs | |||
tI²C(start) | I²C Startup Time | 12 | mS | |||
tr(I²C) | Rise Time, SCL and SDA | 300 | ns | |||
tsu1(I²C) | Setup Time, SDA to SCL | 100 | ns | |||
tsu2(I²C) | Setup Time, SCL to START condition | 0.6 | µS | |||
tsu3(I²C) | Setup Time, SCL to STOP condition | 0.6 | µS | |||
Tw(H) | Required Pulse Duration, SCL HIGH | 0.6 | µS | |||
Tw(L) | Required Pulse Duration, SCL LOW | 1.3 | µS |
VPVDD
[V] |
RSPK
[Ω] |
SPEAKER AMPLIFIER STATE | IPVDD+AVDD
[mA] |
IDVDD
[mA] |
PDISS
[W] |
|
---|---|---|---|---|---|---|
6 | 4 | fSPK_AMP = 384kHz | Idle | 23.48 | 3.73 | 0.15 |
8 | 23.44 | 3.72 | 0.15 | |||
4 | Mute | 23.53 | 3.72 | 0.15 | ||
8 | 23.46 | 3.72 | 0.15 | |||
4 | Sleep | 13.26 | 0.48 | 0.08 | ||
8 | 13.27 | 0.53 | 0.08 | |||
4 | Shutdown | 0.046 | 0.04 | 0 | ||
8 | 0.046 | 0.03 | 0 | |||
4 | fSPK_AMP = 768kHz | Idle | 30.94 | 3.71 | 0.2 | |
8 | 30.94 | 3.71 | 0.2 | |||
4 | Mute | 29.37 | 3.71 | 0.19 | ||
8 | 29.39 | 3.71 | 0.19 | |||
4 | Sleep | 13.24 | 0.5 | 0.08 | ||
8 | 13.23 | 0.52 | 0.08 | |||
4 | Shutdown | 0.046 | 0.03 | 0 | ||
8 | 0.046 | 0.03 | 0 | |||
4 | fSPK_AMP = 1152kHz | Idle | 39.39 | 3.7 | 0.25 | |
8 | 39.43 | 3.7 | 0.25 | |||
4 | Mute | 36.91 | 3.7 | 0.23 | ||
8 | 36.9 | 3.69 | 0.23 | |||
4 | Sleep | 13.17 | 0.53 | 0.08 | ||
8 | 13.13 | 0.45 | 0.08 | |||
4 | Shutdown | 0.046 | 0.03 | 0 | ||
8 | 0.046 | 0.03 | 0 | |||
12 | 4 | fSPK_AMP = 384kHz | Idle | 32.95 | 3.74 | 0.41 |
8 | 32.93 | 3.73 | 0.41 | |||
4 | Mute | 32.98 | 3.73 | 0.41 | ||
8 | 32.97 | 3.73 | 0.41 | |||
4 | Sleep | 12.71 | 0.47 | 0.15 | ||
8 | 12.75 | 0.5 | 0.15 | |||
4 | Shutdown | 0.053 | 0.04 | 0 | ||
8 | 0.053 | 0.04 | 0 | |||
4 | fSPK_AMP = 768kHz | Idle | 44.84 | 3.73 | 0.55 | |
8 | 44.82 | 3.73 | 0.55 | |||
4 | Mute | 42.71 | 3.72 | 0.52 | ||
8 | 42.66 | 3.72 | 0.52 | |||
4 | Sleep | 12.71 | 0.49 | 0.15 | ||
8 | 12.73 | 0.52 | 0.15 | |||
4 | Shutdown | 0.063 | 0.03 | 0 | ||
8 | 0.053 | 0.03 | 0 | |||
4 | fSPK_AMP = 1152kHz | Idle | 59.3 | 3.73 | 0.72 | |
8 | 59.3 | 3.73 | 0.72 | |||
4 | Mute | 55.74 | 3.72 | 0.68 | ||
8 | 55.74 | 3.72 | 0.68 | |||
4 | Sleep | 12.67 | 0.49 | 0.15 | ||
8 | 12.61 | 0.43 | 0.15 | |||
4 | Shutdown | 0.053 | 0.02 | 0 | ||
8 | 0.053 | 0.03 | 0 |