SLUS970C March 2011 – November 2023 TPS40170
PRODUCTION DATA
Using the J/K method for MOSFET optimization, apply Equation 30 through Equation 33.
High-side gate (Q1):
Low-side gate (Q2):
Optimizing for 300 kHz, 24 V input, 5 V output at 6 A, calculate ratios of 5.9 mΩ/nC and 0.5 mΩ/nC for the high-side and low-side FETS respectively. BSC110N06NS2 (Ratio 1.2) and BSC076N06NS3 (Ratio 0.69) MOSFETS are selected.