SLUSDG3D August   2018  – April 2021 UCC21530-Q1

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
    1.     Pin Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Power Ratings
    6. 6.6  Insulation Specifications
    7. 6.7  Safety-Related Certifications
    8. 6.8  Safety-Limiting Values
    9. 6.9  Electrical Characteristics
    10. 6.10 Switching Characteristics
    11. 6.11 Insulation Characteristics Curves
    12. 6.12 Typical Characteristics
  7. Parameter Measurement Information
    1. 7.1 Propagation Delay and Pulse Width Distortion
    2. 7.2 Rising and Falling Time
    3. 7.3 Input and Enable Response Time
    4. 7.4 Programable Dead Time
    5. 7.5 Power-Up UVLO Delay to OUTPUT
    6. 7.6 CMTI Testing
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO)
      2. 8.3.2 Input and Output Logic Table
      3. 8.3.3 Input Stage
      4. 8.3.4 Output Stage
      5. 8.3.5 Diode Structure in UCC21530-Q1
    4. 8.4 Device Functional Modes
      1. 8.4.1 Enable Pin
      2. 8.4.2 Programmable Dead Time (DT) Pin
        1. 8.4.2.1 DT Pin Tied to VCC
        2. 8.4.2.2 DT Pin Connected to a Programming Resistor between DT and GND Pins
  9. Layout
    1. 9.1 Layout Guidelines
      1. 9.1.1 Component Placement Considerations
      2. 9.1.2 Grounding Considerations
      3. 9.1.3 High-Voltage Considerations
      4. 9.1.4 Thermal Considerations
    2. 9.2 Layout Example
  10. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 Related Documentation
    2. 10.2 Receiving Notification of Documentation Updates
    3. 10.3 Community Resources
    4. 10.4 Trademarks

Input and Output Logic Table

Table 8-3 INPUT/OUTPUT Logic Table(1) Assume VCCI, VDDA, VDDB are powered up. See Section 8.3.1 for more information on UVLO operation modes.
INPUTSENOUTPUTSNOTE
INAINBOUTAOUTB
LLH or Left OpenLLIf Dead Time function is used, output transitions occur after the dead time expires. See Section 8.4.2
LHH or Left OpenLH
HLH or Left OpenHL
HHH or Left OpenLLDT is left open or programmed with RDT
HHH or Left OpenHHDT pin pulled to VCCI
Left OpenLeft OpenH or Left OpenLL-
XXLLLBypass using a ≥ 1-nF low ESR/ESL capacitor close to EN pin when connecting to a µC with distance
"X" means L, H or left open.