SLUSDL3A February 2019 – April 2019 BQ25883
PRODUCTION DATA.
REG06 is shown in Figure 40 and described in Table 16.
Return to Summary Table.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reset | 0h | 1h | 3h | 1h | 1h | 0h | ||
Field | EN_OTG | AUTO_INDET_EN | TREG[1:0] | EN_CHG | BATLOWV | VRECHG[1:0] |
Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
---|---|---|---|---|---|---|
7 | EN_OTG | R/W | Yes | Yes | Buck (OTG) Mode control:
0 – Disable OTG (default) 1 – Enable OTG Note: If EN_OTG and EN_CHG are set simultaneously, EN_CHG takes priority |
|
6 | AUTO_INDET_EN | R/W | Yes | Yes | Automatic D+/D– Detection Enable:
0 – Disable D+/D–L detection when VBUS plugs in 1 – Enable D+/D– detection when VBUS plugs in (default) |
|
5 | TREG[1] | R/W | Yes | Yes | Thermal Regulation Threshold
00 – 60°C 01 – 80°C 10 – 100°C 11 – 120°C (Default) |
|
4 | TREG[0] | R/W | Yes | Yes | ||
3 | EN_CHG | R/W | Yes | Yes | Charger Enable Configuration
0 – Charge Disable 1 – Charge Enable (default) Note: If EN_OTG and EN_CHG are set simultaneously, EN_CHG takes priority |
|
2 | BATLOWV | R/W | Yes | Yes | Battery precharge to fast-charge threshold:
0 – 5.6V 1 – 6.0V (default) |
|
1 | VRECHG[1] | R/W | Yes | No | 200 mV | Battery Recharge Threshold Offset (below VREG):
Offset: 100mV Range: 100mV – 400mV Default: 200mV |
0 | VRECHG[0] | R/W | Yes | No | 100 mV |