SLUSDL3A February 2019 – April 2019 BQ25883
PRODUCTION DATA.
REG13 is shown in Figure 53 and described in Table 29.
Return to Summary Table.
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Field | PG_MASK | RESERVED | RESERVED | VBUS_MASK | RESERVED | TS_MASK | ICO_MASK | VSYS_MASK |
Bit | Field | Type | Reset by REG_RST | Reset by WATCHDOG | Description | |
---|---|---|---|---|---|---|
7 | PG_MASK | R/W | Yes | No | Power Good INT Mask:
0 – PG toggle produces INT pulse 1 – PG toggle does not produce INT pulse |
|
6 | RESERVED | R | Yes | No | Reserved bit always reads 0h | |
5 | RESERVED | R | Yes | No | Reserved bit always reads 0h | |
4 | VBUS_MASK | R/W | Yes | No | VBUS Status INT Mask:
0 – VBUS_STAT[2:0] bit change produces INT 1 – VBUS_STAT[2:0] bit change does not produces INT |
|
3 | RESERVED | R | Yes | No | Reserved bit always reads 0h | |
2 | TS_MASK | R/W | Yes | No | TS Status INT Mask:
0 – TS_STAT[2:0] bit change produces INT 1 – TS_STAT[2:0] bit change does not produces INT pulse |
|
1 | ICO_MASK | R/W | Yes | No | Input Current Optimizer (ICO) INT Mask:
0 – ICO_STAT rising edge produces INT 1 – ICO_STAT rising edge does not produce INT |
|
0 | VSYS_MASK | R/W | Yes | No | VSYS Regulation INT Mask:
0 – Entering or exiting SYS_MIN produces INT 1 – Entering or exiting SYS_MIN does not produce INT |