SLUSFB5 June 2024 BQ41Z50
ADVANCE INFORMATION
MIN | NOM | MAX | UNIT | ||||
---|---|---|---|---|---|---|---|
VDD | Supply voltage | BAT pin, IREG18 ≤ 22mA | VSWITCHOVER | 28 | V | ||
VCC pin | 5 | 28 | |||||
VSHUTDOWN– | Shutdown voltage | VPACK < VSHUTDOWN– | 1.8 | 2.0 | 2.2 | V | |
VSHUTDOWN+ | Start-up voltage | VPACK > VSHUTDOWN– + VHYS | 2.05 | 2.25 | 2.45 | V | |
VHYS | Shutdown voltage hysteresis | VSHUTDOWN+ – VSHUTDOWN– | 250 | mV | |||
VIN | Input voltage range | PACK | 0 | 28 | V | ||
FUSE | 0 | 12 | |||||
SMBC, SMBD, PRES/SHUTDN, ALERT, GPIO3 | 0 | 5.5 | |||||
LEDCNTLA/GPIO4, LEDCNTLB/GPIO5, LEDCNTLC/GPIO6, DISP/GPIO7 | 0 | 5.5 | |||||
TS1, TS2, TS3, TS4 | 0 | VREG18 + 0.3 | |||||
GPIO1, GPIO2 | VREG18 | ||||||
SRP, SRN | –0.25 | 0.5 | |||||
VC4 | VVC3 – 0.2 | VVC3 + 5 | |||||
VC3 | VVC2 – 0.2 | VVC2 + 5 | |||||
VC2 | VVC1 – 0.2 | VVC1 + 5 | |||||
VC1 | VVC0 – 0.2 | VVC0 + 5 | |||||
VC0 | – 0.2 | 0.5 | |||||
VOUT | Output voltage range | CHG, DSG, PCHG | 0 | 28 | V | ||
CBAT (1) | BAT external capacitor | Derated to 2.2V, 50V capacitor | 0.47 | 1 | µF | ||
CVCC(1) | VCC external capacitor | Derated to 2.2V, 50V capacitor | 0.47 | 1 | µF | ||
CREG18(1) | 1.8 V LDO external capacitor | Derated to 1.8V, 10V capacitor | 0.47 | 1 | 2.2 | µF | |
CREG135(1) | 1.35 V LDO external capacitor | Derated to 1.35V, 10V capacitor | 0.47 | 1 | 2.2 | µF | |
RRACK(1) | PACK series external resistor | For lowest startup voltage | 8 | 10 | 12 | kΩ | |
ISS(1) | Maximum current through Vss pin | Includes LDOs, GPIO and Cell balancing | 200 | mA | |||
TOPR | Operating temperature | Operating ambient temperature | –40 | 85 | °C |