SLUUB41A May 2014 – October 2021 BQ76920 , BQ76930 , BQ76940
When on, the typical output voltage is 12 V, as shown in the data sheet (VFETON). For low REGSRC voltages, VFET will be up to 2 V below REGSRC. The drive current is low as noted by the long rise-time specification. When off, there is a resistor pull down to VSS, as shown in the data sheet. The data sheet does not include DC drive current; load is expected to be about 1 MΩ or higher resistance. Gate source resistors may be adjusted lower for faster turn which would increase the continuous current. A high percentage of the CHG pin voltage needs to be available at the FET gate, so this should be kept in mind when adjusting the gate source resistors.
While limits can be calculated from rise and fall times in the data sheet, the nominal pullup resistances when the outputs are high is 5 kΩ. The data sheet shows the nominal pulldown resistances for the outputs.