SLUUB41A May 2014 – October 2021 BQ76920 , BQ76930 , BQ76940
The BQ769x0 uses resistive balancing. The basic balancing circuit is a FET internal to the device between each adjacent VCx pin pair of the cell group. When the FET is turned on by a register command, it pulls the VCx pins together and current is drawn from the cell through the VCx input resistors which limit the current. When charging, part of the charge current bypasses the balanced cell. When not charging, current is drawn from the cell. Either way, the power is dissipated as heat in the input resistors and device. Control of which cells to balance is left to the controller algorithm. There are no restrictions on which balance bits can be set by the controller. The controller algorithm must be designed to prevent unsafe bit combinations and achieve the desired balance. Certain events in the AFE will clear the balance registers, refer to the data sheet.