SLUUCJ0 November 2023 BQ76907
Command | Name | Units | Type | Access | Description |
---|---|---|---|---|---|
0x02 | Safety Alert A | Hex | H1 | Sealed: R Full Access: R |
Provides individual alert signals when enabled safety alerts have triggered.
Bit descriptions can be found in Safety Alert A Register. |
0x03 | Safety Status A | Hex | H1 | Sealed: R Full Access: R |
Provides individual fault signals when enabled safety faults have triggered.
Bit descriptions can be found in Safety Status A Register. |
0x04 | Safety Alert B | Hex | H1 | Sealed: R Full Access: R |
Provides individual alert signals when enabled safety alerts have triggered.
Bit descriptions can be found in Safety Alert B Register. |
0x05 | Safety Status B | Hex | H1 | Sealed: R Full Access: R |
Provides individual fault signals when enabled safety faults have triggered.
Bit descriptions can be found in Safety Status B Register. |
0x12 | Battery Status | Hex | H2 | Sealed: R Full Access: R |
Provides flags related to battery status.
Bit descriptions can be found in Battery Status Register. |
0x14 | Cell 1 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 1. |
0x16 | Cell 2 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 2. |
0x18 | Cell 3 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 3. |
0x1A | Cell 4 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 4. |
0x1C | Cell 5 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 5. |
0x1E | Cell 6 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 6. |
0x20 | Cell 7 Voltage | mV | I2 | Sealed: R Full Access: R |
16-bit voltage on cell 7. |
0x22 | REG18 Voltage | 16-bit ADC codes | I2 | Sealed: R Full Access: R |
Internal 1.8V regulator voltage measured using bandgap reference, used for diagnostic of VREF1 vs VREF2. |
0x24 | VSS Voltage | 16-bit ADC codes | I2 | Sealed: R Full Access: R |
Measurement of VSS using ADC, used for diagnostic of ADC input mux |
0x26 | Stack Voltage | mV | U2 | Sealed: R Full Access: R |
16-bit voltage on top of stack |
0x28 | Int Temperature | ÂșC | I2 | Sealed: R Full Access: R |
This is the most recent measured internal die temperature. |
0x2A | TS Measurement | 16-bit ADC codes | I2 | Sealed: R Full Access: R |
ADC measurement of the TS pin. |
0x36 | Raw Current | 24-bit ADC codes sign-extended for 32-bit format | I4 | Sealed: R Full Access: R |
32-bit raw current measurement |
0x3A | Current | userA | I2 | Sealed: R Full Access: R |
16-bit CC2 current measurement |
0x3C | CC1 Current | userA | I2 | Sealed: R Full Access: R |
16-bit CC1 current measurement |
0x62 | Alarm Status | Hex | H2 | Sealed: R/W Full Access: R/W |
Latched signal used to assert the ALERT pin. Write a bit high to clear the latched bit.
Bit descriptions can be found in Alarm Status Register. |
0x64 | Alarm Raw Status | Hex | H2 | Sealed: R Full Access: R |
Unlatched value of flags which can be selected to be latched (using Alarm Enable()) and used to assert the ALERT pin.
Bit descriptions can be found in Alarm Raw Status Register. |
0x66 | Alarm Enable | Hex | H2 | Sealed: R/W Full Access: R/W |
Mask for Alarm Status(). Can be written to change during operation to change which alarm sources are enabled. The default value of this parameter is set by Settings:Configuration:Default Alarm Mask.
Bit descriptions can be found in Alarm Enable Register. |
0x68 | FET CONTROL | Hex | H1 | Sealed: R/W Full Access: R/W |
FET Control: Allows host control of individual FET drivers.
Bit descriptions can be found in FET CONTROL Register. |
0x69 | REGOUT CONTROL | Hex | H1 | Sealed: R/W Full Access: R/W |
REGOUT Control: Changes voltage regulator settings.
Bit descriptions can be found in REGOUT CONTROL Register. |
0x6A | DSG FET Driver PWM Control | Hex | H2 | Sealed: R/W Full Access: R/W |
Controls the PWM mode of the DSG FET driver. Values are not used until the second byte is written.
Bit descriptions can be found in DSG FET Driver PWM Control Register. |
0x6C | CHG FET Driver PWM Control | Hex | H2 | Sealed: R/W Full Access: R/W |
Controls the PWM mode of the CHG FET driver. Values are not used until the second byte is written.
Bit descriptions can be found in CHG FET Driver PWM Control Register. |