SLVSB64I November 2011 – March 2018 TPS65217
PRODUCTION DATA.
CHGCONFIG2 is shown in Figure 35 and described in Table 7.
Return to Summary Table.
DATA BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|---|
FIELD NAME | DYNTMR | VPRECHG | VOREG[1:0] | Reserved | Reserved | Reserved | Reserved | |
READ/WRITE | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
RESET VALUE | 1b | 0b | 0b | 0b | 0b | 0b | 0b | 0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | DYNTMR | R/W | 1b |
Dynamic timer function 0b = Safety timers run with their nominal clock speed. 1b = Clock speed is divided by 2 if thermal loop or DPPM loop is active. |
6 | VPRECHG | R/W | 0b |
Precharge voltage 0b = Precharge to fast-charge transition voltage is 2.9 V. 1b = Precharge to fast-charge transition voltage is 2.5 V. |
5–4 | VOREG[1:0] | R/W | 00b |
Charge voltage selection 00b = 4.1 V 01b = 4.15 V 10b = 4.2 V 11b = 4.2 V |
3–0 | Reserved | R/W | 0000b | These bits are reserved |