SLVSB90C January 2012 – November 2023 TPS40170-Q1
PRODUCTION DATA
Figure 7-2 shows an efficiency graph for this design with 10-V to 60-V input and 5-V at 6-A output. Figure 7-3 shows a 24-V to 5-V at 6-A loop response, where VIN = 24 V and IOUT = 6 A, yielding 58-kHz bandwidth, 51° phase margin. Figure 7-4 shows the output ripple 20 mV/div, 2 µs/div, 20 MHz bandwidth.