SLVSD97A June 2017 – April 2020 ADC12DJ3200
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
DC ACCURACY | |||||||
Resolution | Resolution with no missing codes | 12 | bits | ||||
DNL | Differential nonlinearity | ±0.3 | LSB | ||||
INL | Integral nonlinearity | ±2.5 | LSB | ||||
ANALOG INPUTS (INA+, INA–, INB+, INB–) | |||||||
VOFF | Offset Error | Default full-scale voltage, OS_CAL disabled | ±0.6 | mV | |||
VOFF_ADJ | Input offset voltage adjustment range | Available offset correction range (see OS_CAL or OADJ_x_INx) | ±55 | mV | |||
VOFF_DRIFT | Offset Drift | Foreground calibration at nominal temperature only | 23 | µV/°C | |||
Foreground calibration at each temperature | 0 | µV/°C | |||||
VIN_FSR | Analog differential input full scale range | Default full-scale voltage (FS_RANGE_A = FS_RANGE_B = 0xA000) | 750 | 800 | 850 | mVPP | |
Maximum full-scale voltage (FS_RANGE_A = FS_RANGE_B = 0xFFFF) | 1000 | 1040 | mVPP | ||||
Minimum full-scale voltage (FS_RANGE_A = FS_RANGE_B = 0x2000) | 480 | 500 | mVPP | ||||
VIN_FSR_DRIFT | Analog differential input full scale range drift | Default FS_RANGE_A and FS_RANGE_B setting, foreground calibration at nominal temperature only, inputs driven by 50-Ω source, includes effect of RIN drift | -0.01 | %/°C | |||
Default FS_RANGE_A and FS_RANGE_B setting, foreground calibration at each temperature, inputs driven by 50-Ω source, includes effect of RIN drift | 0.03 | %/°C | |||||
VIN_FSR_MATCH | Analog differential input full scale range matching | Matching between INA+/INA– and INB+/INB–, default setting, dual channel mode | 0.625 | % | |||
RIN | Single-ended input resistance to AGND | Each input terminal is terminated to AGND, measured at TA = 25°C | 48 | 50 | 52 | Ω | |
RIN_TEMPCO | Input termination linear temperature coefficient | 17.6 | mΩ/°C | ||||
CIN | Single-ended input capacitance | Single channel mode at DC | 0.4 | pF | |||
Dual channel mode at DC | 0.4 | pF | |||||
TEMPERATURE DIODE CHARACTERISTICS (TDIODE+, TDIODE–) | |||||||
ΔVBE | Temperature diode voltage slope | Forced forward current of 100 µA. Offset voltage (approx. 0.792 V at 0°C) varies with process and must be measured for each part. Offset measurement should be done with the device unpowered or with the PD pin asserted to minimize device self-heating. PD pin should be asserted only long enough to take the offset measurement. | -1.6 | mV/°C | |||
BANDGAP VOLTAGE OUTPUT (BG) | |||||||
VBG | Reference output voltage | IL ≤ 100 µA | 1.1 | V | |||
VBG_DRIFT | Reference output temperature drift | IL ≤ 100 µA | -64 | µV/°C | |||
CLOCK INPUTS (CLK+, CLK–, SYSREF+, SYSREF–, TMSTP+, TMSTP–) | |||||||
ZT | Internal termination | Differential termination with DEVCLK_LVPECL_EN = 0, SYSREF_LVPECL_EN = 0 and TMSTP_LVPECL_EN = 0 | 110 | Ω | |||
Single ended termination to GND (per pin) with DEVCLK_LVPECL_EN = 0, SYSREF_LVPECL_EN = 0 and TMSTP_LVPECL_EN = 0 | 55 | Ω | |||||
VCM | Input common mode voltage, self-biased | Self-biasing common mode voltage for CLK+/– when AC coupled (DEVCLK_LVPECL_EN must be set to 0) | 0.26 | V | |||
Self-biasing common mode voltage for SYSREF+/– when AC coupled (SYSREF_LVPECL_EN must be set to 0) and with receiver enabled (SYSREF_RECV_EN = 1). | 0.29 | V | |||||
Self-biasing common mode voltage for SYSREF+/– when AC coupled (SYSREF_LVPECL_EN must be set to 0) and with receiver disabled (SYSREF_RECV_EN = 0). | VA11 | V | |||||
CL_DIFF | Differential input capacitance | Between positive and negative differential input pins | 0.1 | pF | |||
CL_SE | Single-ended input capacitance | Each input to ground | 0.5 | pF | |||
SERDES OUTPUTS (DA0+/DA0–...DA7+/DA7–, DB0+/DB0–...DB7+/DB7–) | |||||||
VOD | Differential output voltage, peak-to-peak | 100-Ω load | 550 | 600 | 650 | mVPP-DIFF | |
VCM | Output common mode voltage | AC coupled | VD11/2 | V | |||
ZDIFF | Differential output impedance | 100 | Ω | ||||
CMOS INTERFACE: SCLK, SDI, SDO, SCS, PD, NCOA0, NCOA1, NCOB0, NCOB1, CALSTAT, CALTRIG, ORA0, ORA1, ORB0, ORB1, SYNCSE | |||||||
IIH | High level input current | –40 | 40 | µA | |||
IIL | Low level input current | –40 | 40 | µA | |||
CI | Input capacitance | 2 | pF | ||||
VOH | High level output voltage | ILOAD = –400 µA | 1.65 | V | |||
VOL | Low level output voltage | ILOAD = 400 µA | 150 | mV |