SLVSDR3C may 2018 – may 2023 ADC12DL3200
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
DEVICE (SAMPLING) CLOCK (CLK+, CLK–) | ||||||
fCLK | Input clock frequency (CLK+, CLK–), both single-channel and dual-channel modes(1) | 800 | 3200 | MHz | ||
tCLK | Input clock period (CLK+, CLK–), both single-channel and dual-channel modes(1) | 312.5 | 1250 | ps | ||
SYSREF (SYSREF+, SYSREF–) | ||||||
tINV(SYSREF) | Width of invalid SYSREF capture region of CLK± period, indicating setup or hold time violation, as measured by SYSREF_POS status register(2) | 49 | ps | |||
tINV(TEMP) | Drift of invalid SYSREF capture region over temperature, positive number indicates a shift toward MSB of SYSREF_POS register | 0 | ps/°C | |||
tINV(VA11) | Drift of invalid SYSREF capture region over VA11 supply voltage, positive number indicates a shift toward MSB of SYSREF_POS register | 0.36 | ps/mV | |||
tSTEP(SP) | Delay of SYSREF_POS LSB | SYSREF_ZOOM = 0 | 77 | ps | ||
SYSREF_ZOOM = 1 | 24 | |||||
t(PH_SYS) | Minimum SYSREF± assertion duration after SYSREF± rising edge event | 4 | ns | |||
t(PL_SYS) | Minimum SYSREF± deassertion duration after SYSREF± falling edge event | 4 | ns | |||
SERIAL PROGRAMMING INTERFACE (SCLK, SDI, SCS) | ||||||
fCLK(SCLK) | Serial clock frequency | 0 | 15.625 | MHz | ||
t(PH) | Serial clock high value pulse width | 32 | ns | |||
t(PL) | Serial clock low value pulse width | 32 | ns | |||
tSU( SCS) | Setup time from SCS to rising edge of SCLK | 25 | ns | |||
tH( SCS) | Hold time from rising edge of SCLK to SCS | 3 | ns | |||
tSU(SDI) | Setup time from SDI to rising edge of SCLK | 25 | ns | |||
tH(SDI) | Hold time from rising edge of SCLK to SDI | 3 | ns |