SLVSEJ2A February 2018 – April 2018 TPSM84424
PRODUCTION DATA.
The TPSM84424 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 4.1 V (typical) with a typical hysteresis of 200 mV.
Applications may require a higher UVLO threshold to prevent early turnon, for sequencing requirements, or to prevent input current draw at lower input voltages. An external resistor divider can be added to the EN pin to adjust the UVLO threshold higher. The external resistor divider can be configured as shown in Figure 20. Table 9 lists standard values for RUVLO1 and RUVLO2 to adjust the UVLO voltage higher.
VIN UVLO (V) | 4.5 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
---|---|---|---|---|---|---|---|---|---|
RUVLO1 (kΩ) | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 |
RUVLO2 (kΩ) | 24.3 | 21.5 | 16.9 | 14 | 12.1 | 10.5 | 9.31 | 8.45 | 7.50 |
Hysteresis (mV) | 385 | 400 | 430 | 465 | 500 | 530 | 565 | 600 | 640 |