SLVSFS6C May 2021 – March 2023 TPS629210-Q1
PRODUCTION DATA
If the device is configured to VSET operation, the device interprets the VSET pin value following the MODE/S-CONF readout (see #T5405195-27). There is no further interpretation of the VSET pin during operation and the output voltage cannot be changed afterward without toggling the EN pin.
#T5405195-27 shows the typical schematic for this configuration, where VO is directly sensed at the VOS pin of the device. VO is sensed only through the VOS pin by an internal resistor divider. The target VO is programmed by an external resistor connected between VSET and GND (see Table 8-2).
VSET # | Resistor Value [Ω]#GUID-D7E038E4-7947-458D-904B-DC1D64F8CBE8 | Target VO [V] |
---|---|---|
1 | GND | 1.2 |
2 | 4.87 k | 0.4 |
3 | 6.04 k | 0.6 |
4 | 7.50 k | 0.8 |
5 | 9.31 k | 0.85 |
6 | 11.50 k | 1.0 |
7 | 14.30 k | 1.1 |
8 | 17.80 k | 1.25 |
9 | 22.10 k | 1.3 |
10 | 27.40 k | 1.35 |
11 | 34.00 k | 1.8 |
12 | 42.20 k | 1.9 |
13 | 52.30 k | 2.5 |
14 | 64.90 k | 3.8 |
15 | 80.60 k | 5.0 |
16 | 100.00 k | 5.1 |
17 | 124.00 k | 5.5 |
18 | 249.00 k or larger/open | 3.3 |