SNAS648C October 2014 – February 2023 TDC1000
PRODUCTION DATA
The TDC1000 automatically sequences the TX and RX functionality. After receiving a pulse edge on the TRIGGER pin, the TDC1000 resynchronizes to the CLKIN signal, and sends a TX burst. During the transmission burst, the RX path is set to the alternate channel to minimize coupled noise.
During resynchronization, the trigger and START edges are aligned to the negative edge of the external clock. The time between trigger and START is equal to three T0 periods plus two or three T1 periods, depending on the phase between the received trigger pulse and the external clock. For example, if ƒCLKIN = 8 MHz and TX_FREQ_DIV = 0h2 (divide-by-8), the period T0 is 125 ns and the period T1 is 1 µs, resulting in a time of 2.375 µs or 3.375 µs between the received trigger signal and the generated START pulse.
The trigger edge polarity is configured to rising edge by default, but the trigger edge can be changed to falling edge by setting the TRIG_EDGE_POLARITY bit in the CONFIG4 register to 1.
After a device reset, the system must wait a determined time before sending the next trigger signal. The typical reset to trigger wait time is 3 × T1 + (50 ns).