SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
Figure 10-13 shows a PCB layout example with good thermal design practices and low-inductance ground connection between the device DAP and the PCB. Connecting a 6 × 6 thermal via pattern and using multiple PCB ground layers (for example, 8- or 10-layer PCB) can help to reduce the junction-to-ambient thermal resistance, as indicated in the Thermal Information table. The 6 × 6 filled via pattern facilitates both considerations.